/art/compiler/optimizing/ |
D | scheduler_arm64.cc | 26 void SchedulingLatencyVisitorARM64::VisitBinaryOperation(HBinaryOperation* instr) { in VisitBinaryOperation() 82 void SchedulingLatencyVisitorARM64::VisitDiv(HDiv* instr) { in VisitDiv() 135 void SchedulingLatencyVisitorARM64::VisitMul(HMul* instr) { in VisitMul() 196 void SchedulingLatencyVisitorARM64::VisitTypeConversion(HTypeConversion* instr) { in VisitTypeConversion() 205 void SchedulingLatencyVisitorARM64::HandleSimpleArithmeticSIMD(HVecOperation *instr) { in HandleSimpleArithmeticSIMD() 218 void SchedulingLatencyVisitorARM64::VisitVecExtractScalar(HVecExtractScalar* instr) { in VisitVecExtractScalar() 222 void SchedulingLatencyVisitorARM64::VisitVecReduce(HVecReduce* instr) { in VisitVecReduce() 230 void SchedulingLatencyVisitorARM64::VisitVecNeg(HVecNeg* instr) { in VisitVecNeg() 234 void SchedulingLatencyVisitorARM64::VisitVecAbs(HVecAbs* instr) { in VisitVecAbs() 238 void SchedulingLatencyVisitorARM64::VisitVecNot(HVecNot* instr) { in VisitVecNot() [all …]
|
D | common_arm.h | 87 inline vixl::aarch32::SRegister OutputSRegister(HInstruction* instr) { in OutputSRegister() 93 inline vixl::aarch32::DRegister OutputDRegister(HInstruction* instr) { in OutputDRegister() 99 inline vixl::aarch32::VRegister OutputVRegister(HInstruction* instr) { in OutputVRegister() 108 inline vixl::aarch32::SRegister InputSRegisterAt(HInstruction* instr, int input_index) { in InputSRegisterAt() 114 inline vixl::aarch32::DRegister InputDRegisterAt(HInstruction* instr, int input_index) { in InputDRegisterAt() 120 inline vixl::aarch32::VRegister InputVRegisterAt(HInstruction* instr, int input_index) { in InputVRegisterAt() 130 inline vixl::aarch32::VRegister InputVRegister(HInstruction* instr) { in InputVRegister() 135 inline vixl::aarch32::Register OutputRegister(HInstruction* instr) { in OutputRegister() 139 inline vixl::aarch32::Register InputRegisterAt(HInstruction* instr, int input_index) { in InputRegisterAt() 144 inline vixl::aarch32::Register InputRegister(HInstruction* instr) { in InputRegister() [all …]
|
D | reference_type_propagation.cc | 134 HInstruction* instr = iti.Current(); in ValidateTypes() local 347 HInstruction* instr = it.Current(); in VisitBasicBlock() local 508 void ReferenceTypePropagation::RTPVisitor::SetClassAsTypeInfo(HInstruction* instr, in SetClassAsTypeInfo() 545 void ReferenceTypePropagation::RTPVisitor::VisitDeoptimize(HDeoptimize* instr) { in VisitDeoptimize() 549 void ReferenceTypePropagation::RTPVisitor::UpdateReferenceTypeInfo(HInstruction* instr, in UpdateReferenceTypeInfo() 562 void ReferenceTypePropagation::RTPVisitor::VisitNewInstance(HNewInstance* instr) { in VisitNewInstance() 567 void ReferenceTypePropagation::RTPVisitor::VisitNewArray(HNewArray* instr) { in VisitNewArray() 572 void ReferenceTypePropagation::RTPVisitor::VisitParameterValue(HParameterValue* instr) { in VisitParameterValue() 582 void ReferenceTypePropagation::RTPVisitor::UpdateFieldAccessTypeInfo(HInstruction* instr, in UpdateFieldAccessTypeInfo() 599 void ReferenceTypePropagation::RTPVisitor::VisitInstanceFieldGet(HInstanceFieldGet* instr) { in VisitInstanceFieldGet() [all …]
|
D | scheduler_arm.cc | 32 void SchedulingLatencyVisitorARM::HandleBinaryOperationLantencies(HBinaryOperation* instr) { in HandleBinaryOperationLantencies() 51 void SchedulingLatencyVisitorARM::VisitAdd(HAdd* instr) { in VisitAdd() 55 void SchedulingLatencyVisitorARM::VisitSub(HSub* instr) { in VisitSub() 59 void SchedulingLatencyVisitorARM::VisitMul(HMul* instr) { in VisitMul() 75 void SchedulingLatencyVisitorARM::HandleBitwiseOperationLantencies(HBinaryOperation* instr) { in HandleBitwiseOperationLantencies() 91 void SchedulingLatencyVisitorARM::VisitAnd(HAnd* instr) { in VisitAnd() 95 void SchedulingLatencyVisitorARM::VisitOr(HOr* instr) { in VisitOr() 99 void SchedulingLatencyVisitorARM::VisitXor(HXor* instr) { in VisitXor() 103 void SchedulingLatencyVisitorARM::VisitRor(HRor* instr) { in VisitRor() 132 void SchedulingLatencyVisitorARM::HandleShiftLatencies(HBinaryOperation* instr) { in HandleShiftLatencies() [all …]
|
D | common_arm64.h | 81 inline vixl::aarch64::Register OutputRegister(HInstruction* instr) { in OutputRegister() 85 inline vixl::aarch64::Register InputRegisterAt(HInstruction* instr, int input_index) { in InputRegisterAt() 120 inline vixl::aarch64::VRegister OutputFPRegister(HInstruction* instr) { in OutputFPRegister() 124 inline vixl::aarch64::VRegister InputFPRegisterAt(HInstruction* instr, int input_index) { in InputFPRegisterAt() 135 inline vixl::aarch64::CPURegister OutputCPURegister(HInstruction* instr) { in OutputCPURegister() 141 inline vixl::aarch64::CPURegister InputCPURegisterAt(HInstruction* instr, int index) { in InputCPURegisterAt() 147 inline vixl::aarch64::CPURegister InputCPURegisterOrZeroRegAt(HInstruction* instr, in InputCPURegisterOrZeroRegAt() 171 inline vixl::aarch64::Operand InputOperandAt(HInstruction* instr, int input_index) { in InputOperandAt() 241 inline bool Arm64CanEncodeConstantAsImmediate(HConstant* constant, HInstruction* instr) { in Arm64CanEncodeConstantAsImmediate() 301 HInstruction* instr) { in ARM64EncodableConstantOrRegister()
|
D | select_generator_test.cc | 37 void ConstructBasicGraphForSelect(HInstruction* instr) { in ConstructBasicGraphForSelect() 82 HDivZeroCheck* instr = new (GetAllocator()) HDivZeroCheck(parameters_[0], 0); in TEST_F() local 95 HAdd* instr = new (GetAllocator()) HAdd(DataType::Type::kInt32, in TEST_F() local
|
D | select_generator.cc | 122 HInstruction* instr = true_block->GetFirstInstruction(); in Run() local 127 HInstruction* instr = false_block->GetFirstInstruction(); in Run() local
|
D | instruction_simplifier_shared.h | 41 inline bool HasShifterOperand(HInstruction* instr, InstructionSet isa) { in HasShifterOperand()
|
D | graph_visualizer.h | 66 void AddInstructionInterval(HInstruction* instr, size_t start, size_t end) { in AddInstructionInterval()
|
D | scheduler.h | 159 SchedulingNode(HInstruction* instr, ScopedArenaAllocator* allocator, bool is_scheduling_barrier) in SchedulingNode() 340 SchedulingNode* GetNode(const HInstruction* instr) const { in GetNode()
|
D | scheduler_arm64.h | 163 bool IsSchedulingBarrier(const HInstruction* instr) const override { in IsSchedulingBarrier()
|
D | superblock_cloner.cc | 42 static bool IsUsedOutsideRegion(const HInstruction* instr, const HBasicBlockSet& bb_set) { in IsUsedOutsideRegion() 574 HInstruction* instr = it.Current(); in CollectLiveOutsAndCheckClonable() local 583 HInstruction* instr = it.Current(); in CollectLiveOutsAndCheckClonable() local
|
D | graph_test.cc | 39 HInstruction* instr = graph->GetIntConstant(4); in CreateIfBlock() local
|
D | code_generator_arm_vixl.h | 784 void MaybeRecordImplicitNullCheck(HInstruction* instr) final { in MaybeRecordImplicitNullCheck()
|
D | code_generator_arm64.h | 905 void MaybeRecordImplicitNullCheck(HInstruction* instr) final { in MaybeRecordImplicitNullCheck()
|
D | code_generator_arm64.cc | 397 explicit NullCheckSlowPathARM64(HNullCheck* instr) : SlowPathCodeARM64(instr) {} in NullCheckSlowPathARM64() 1955 void LocationsBuilderARM64::HandleBinaryOp(HBinaryOperation* instr) { in HandleBinaryOp() 2117 void InstructionCodeGeneratorARM64::HandleBinaryOp(HBinaryOperation* instr) { in HandleBinaryOp() 2177 void LocationsBuilderARM64::HandleShift(HBinaryOperation* instr) { in HandleShift() 2195 void InstructionCodeGeneratorARM64::HandleShift(HBinaryOperation* instr) { in HandleShift() 2249 void LocationsBuilderARM64::VisitBitwiseNegatedRight(HBitwiseNegatedRight* instr) { in VisitBitwiseNegatedRight() 2258 void InstructionCodeGeneratorARM64::VisitBitwiseNegatedRight(HBitwiseNegatedRight* instr) { in VisitBitwiseNegatedRight() 2398 void LocationsBuilderARM64::VisitMultiplyAccumulate(HMultiplyAccumulate* instr) { in VisitMultiplyAccumulate() 2415 void InstructionCodeGeneratorARM64::VisitMultiplyAccumulate(HMultiplyAccumulate* instr) { in VisitMultiplyAccumulate()
|
/art/disassembler/ |
D | disassembler_arm64.cc | 44 void CustomDisassembler::AppendRegisterNameToOutput(const Instruction* instr, in AppendRegisterNameToOutput() 61 void CustomDisassembler::VisitLoadLiteral(const Instruction* instr) { in VisitLoadLiteral() 100 void CustomDisassembler::VisitLoadStoreUnsignedOffset(const Instruction* instr) { in VisitLoadStoreUnsignedOffset() 112 const Instruction* instr = reinterpret_cast<const Instruction*>(begin); in Dump() local
|
D | disassembler_x86.cc | 174 RegFile dst_reg_file, const uint8_t** instr, in DumpAddress() 257 size_t DisassemblerX86::DumpNops(std::ostream& os, const uint8_t* instr) { in DumpNops() 283 size_t DisassemblerX86::DumpInstruction(std::ostream& os, const uint8_t* instr) { in DumpInstruction()
|
/art/runtime/ |
D | instrumentation_test.cc | 196 instrumentation::Instrumentation* instr = Runtime::Current()->GetInstrumentation(); in CheckConfigureStubs() local 223 instrumentation::Instrumentation* instr = Runtime::Current()->GetInstrumentation(); in TestEvent() local 355 static bool HasEventListener(const instrumentation::Instrumentation* instr, uint32_t event_type) in HasEventListener() 384 static void ReportEvent(const instrumentation::Instrumentation* instr, in ReportEvent() 477 instrumentation::Instrumentation* instr = Runtime::Current()->GetInstrumentation(); in TEST_F() local 628 instrumentation::Instrumentation* instr = runtime->GetInstrumentation(); in TEST_F() local 659 instrumentation::Instrumentation* instr = runtime->GetInstrumentation(); in TEST_F() local 677 instrumentation::Instrumentation* instr = runtime->GetInstrumentation(); in TEST_F() local 725 instrumentation::Instrumentation* instr = runtime->GetInstrumentation(); in TEST_F() local 744 instrumentation::Instrumentation* instr = runtime->GetInstrumentation(); in TEST_F() local
|
D | common_throws.cc | 463 static bool IsValidImplicitCheck(uintptr_t addr, const Instruction& instr) in IsValidImplicitCheck() 577 const Instruction& instr = accessor.InstructionAt(throw_dex_pc); in ThrowNullPointerExceptionFromDexPC() local
|
/art/runtime/arch/arm/ |
D | fault_handler_arm.cc | 42 uint16_t instr = pc[0] | pc[1] << 8; in GetInstructionSize() local
|
/art/runtime/interpreter/ |
D | interpreter.cc | 527 static int16_t GetReceiverRegisterForStringInit(const Instruction* instr) { in GetReceiverRegisterForStringInit() 564 const Instruction* instr = &accessor.InstructionAt(dex_pc); in EnterInterpreterFromDeoptimize() local
|
D | interpreter_common.h | 1030 static inline bool IsStringInit(const Instruction* instr, ArtMethod* caller) in IsStringInit()
|
/art/runtime/interpreter/mterp/ |
D | nterp.cc | 41 instrumentation::Instrumentation* instr = runtime->GetInstrumentation(); in CanRuntimeUseNterp() local
|
/art/runtime/entrypoints/quick/ |
D | quick_trampoline_entrypoints.cc | 856 instrumentation::Instrumentation* instr = Runtime::Current()->GetInstrumentation(); in artQuickProxyInvokeHandler() local 1246 const Instruction& instr = accessor.InstructionAt(dex_pc); in artQuickResolutionTrampoline() local 2397 const Instruction& instr = caller_method->DexInstructions().InstructionAt(dex_pc); in artInvokeInterfaceTrampoline() local
|